User Tools

Site Tools


readings

Differences

This shows you the differences between two versions of the page.

Link to this comparison view

Both sides previous revision Previous revision
Next revision
Previous revision
Next revision Both sides next revision
readings [2014/09/23 14:24]
yixinluo
readings [2014/09/30 15:39]
yixinluo
Line 7: Line 7:
 ==== Reading List (now in reverse order) ==== ==== Reading List (now in reverse order) ====
  
-=== 9/25/2014 ===+=== 10/2/2014 === 
 +^ Due 9/28/2014 | [[http://​www.cs.utah.edu/​events/​thememoryforum/​kang.pdf|Kang et al., "​Co-Architecting Controllers and DRAM to Enhance DRAM Process Scaling",​ Memory Forum 2014.]] | 
 +^ | [[http://​users.ece.cmu.edu/​~omutlu/​pub/​salp-dram_isca12.pdf|Kim et al., "A Case for Exploiting Subarray-Level Parallelism (SALP) in DRAM", ISCA 2012.]] | 
 + 
 +=== 10/1/2014 === 
 +=== 9/30/2014 === 
 +Amirali'​s literature survey: 
 Doru's literature survey: Doru's literature survey:
-  * [[http://hps.ece.utexas.edu/pub/morphcore_micro2012.pdf|Khubaib ​et al., "MorphCoreAn Energy-Efficient Microarchitecture for High Performance ILP and High Throughput TLP", ISCA 2012.]] +  ​* **[[http://users.elis.ugent.be/~leeckhou/papers/​isca13.pdf|Bois et al., "Criticality StacksIdentifying Critical Threads in Parallel Programs using Synchronization Behavior", ISCA 2013.]]** 
-  * [[http://users.eecs.northwestern.edu/~rjoseph/​eecs453/papers/quereshi-micro2006.pdf|Qureshi ​et al., "​Utility-Based ​Cache Partitioning:​ A Low-Overhead,​ High-Performance,​ Runtime Mechanism to Partition Shared Caches", ​MICRO 2006.]] +  ​* **[[http://www.istc-cc.cmu.edu/publications/papers/2013/​joao_isca13_preprint.pdf|Joao et al., "​Utility-Based ​Acceleration of Multithreaded Applications on Asymmetric CMPs", ​ISCA 2013.]]** 
-  * [[http://​users.elis.ugent.be/​~leeckhou/​papers/​isca13.pdf|Bois et al., "Criticality StacksIdentifying Critical Threads in Parallel Programs using Synchronization ​Behavior",​ ISCA 2013.]]+    * [[http://​users.elis.ugent.be/​~leeckhou/​papers/​isca12-2.pdf|Craeynest ​et al., "Scheduling Heterogeneous Multi-Cores through Performance Impact Estimation (PIE)",​ ISCA 2012.]] 
 +    * Evelyn Duesterwald,​ Calin Cascaval,​ Sandhya DwarkadasCharacterizing and Predicting Program ​Behavior ​and its Variability 
 +  * **[[http://​hps.ece.utexas.edu/​pub/​morphcore_micro2012.pdf|Khubaib et al., "​MorphCore:​ An Energy-Efficient Microarchitecture for High Performance ILP and High Throughput TLP", ISCA 2012.]]** 
 +    * Andrew Lukefahr,​ Shruti Padmanabha,​ Reetuparna Das,​ Faissal M. Sleiman,​ Ronald G. Dreslinski,​ Thomas F. Wenisch,​ Scott A. Mahlke:​ Composite Cores: Pushing Heterogeneity Into a Core. MICRO 2012 
 +    * Shruti Padmanabha,​ Andrew Lukefahr,​ Reetuparna Das, Scott A. Mahlke:​ Trace based phase prediction for tightly-coupled heterogeneous cores. MICRO 2013 
 +    * Core-fusion 
 +    * Heterogeneous-block architecture 
 +    * Yoga architecture 
 Yang's literature survey: Yang's literature survey:
 +
 +=== 9/25/2014 ===
 +  * [[http://​www.cs.utah.edu/​~rajeev/​pubs/​micro12.pdf|Chatterjee et al., "​Leveraging Heterogeneity in DRAM Main Memories to Accelerate Critical Word Access",​ MICRO 2012.]]
 +  * [[http://​parsa.epfl.ch/​cloudsuite/​cloudsuite.html|CloudSuite]]
  
 === 9/24/2014 === === 9/24/2014 ===
 Kevin'​s literature survey: Kevin'​s literature survey:
- +  * [[http://​users.ece.cmu.edu/​~omutlu/​pub/​raidr-dram-refresh_isca12.pdf|Liu et al., "​RAIDR:​ Retention-Aware Intelligent DRAM Refresh",​ ISCA 2012.]] 
-Amirali'​s literature survey:+  * [[http://​users.ece.cmu.edu/​~omutlu/​pub/​dram-retention-time-characterization_isca13.pdf|Liu et al., "An Experimental Study of Data Retention Behavior in Modern DRAM Devices: Implications for Retention Time Profiling Mechanisms",​ ISCA 2013.]] 
 +  * [[http://​www.ece.cmu.edu/​~safari/​pubs/​error-mitigation-for-intermittent-dram-failures_sigmetrics14.pdf|Khan et al., "The Efficacy of Error Mitigation Techniques for DRAM Retention FailuresA Comparative Experimental Study",​ SIGMETRICS 2014.]]
  
 === 9/23/2014 === === 9/23/2014 ===
 Hui's literature survey: Hui's literature survey:
-  * [[http://​research.cs.wisc.edu/​multifacet/​papers/​micro13_hsc.pdf|Power et al., "​Heterogeneous System Coherence for Integrated CPU-GPU Systems",​ MICRO 2013.]] 
   * [[https://​www.ece.ubc.ca/​~aamodt/​papers/​isingh.hpca2013.pdf|Singh et al., "Cache Coherence for GPU Architectures",​ HPCA 2013.]]   * [[https://​www.ece.ubc.ca/​~aamodt/​papers/​isingh.hpca2013.pdf|Singh et al., "Cache Coherence for GPU Architectures",​ HPCA 2013.]]
 +  * [[http://​research.cs.wisc.edu/​multifacet/​papers/​micro13_hsc.pdf|Power et al., "​Heterogeneous System Coherence for Integrated CPU-GPU Systems",​ MICRO 2013.]]
   * [[http://​users.crhc.illinois.edu/​djohns53/​pub/​cohesion-isca2010.pdf|Kelm et al., "​Cohesion:​ A Hybrid Memory Model for Accelerators",​ ISCA 2010.]]   * [[http://​users.crhc.illinois.edu/​djohns53/​pub/​cohesion-isca2010.pdf|Kelm et al., "​Cohesion:​ A Hybrid Memory Model for Accelerators",​ ISCA 2010.]]
  
 Jiyuan'​s literature survey: Jiyuan'​s literature survey:
 +  * **[[http://​cseweb.ucsd.edu/​~swanson/​papers/​ASPLOS2011Prefetching.pdf|Kamruzzaman et al., "​Inter-core Prefetching for Multicore Processors Using Migrating Helper Threads",​ ASPLOS 2011.]]**
 +    * [[http://​www.cs.ucf.edu/​~zhou/​dce_pact_2005_ieee.pdf|Zhou et al., "​Dual-Core Execution: Building a Highly Scalable Single-Thread Instruction Window",​ PACT 2005.]]
 +    * [[http://​people.engr.ncsu.edu/​ericro/​publications/​conference_ASPLOS-9.pdf|Sundaramoorthy et al., "​Slipstream Processors: Improving both Performance and Fault Tolerance",​ ASPLOS 2000.]]
 +  * **[[http://​www.cs.utah.edu/​wondp/​sqrl.pdf|Kumar et al., "SQRL: Hardware Accelerator for Collecting Software Data Structures",​ PACT 2014.]]**
 +  * **[[http://​www.cse.ust.hk/​catalac/​papers/​scatter_sc07.pdf|He et al., "​Efficient Gather and Scatter Operations on Graphics Processors",​ SC 2007.]]**
 +    * [[http://​www.cs.utah.edu/​~ald/​pubs/​hpca99.pdf|Carter et al., "​Impulse:​ Building a Smarter Memory Controller",​ HPCA 1999.]]
 +    * [[http://​www.cs.utah.edu/​~rajeev/​pubs/​asplos10.pdf|Sudan et al., "​Micro-Pages:​ Increasing DRAM Efficiency with Locality-Aware Data Placement",​ ASPLOS 2010.]]
  
 === 9/18/2014 === === 9/18/2014 ===
readings.txt · Last modified: 2014/12/03 21:12 by yixinluo